AD9557,pdf datasheet (Dual-Input Multiservice Line Card Adaptive Clock Translato

commendation1647 5 0 pdf 2022-11-02 08:11:32

The AD9557 is a low loop bandwidth clock mulTIplier that provides jitter cleanup and synchronizaTIon for many systems, including synchronous opTIcal networks (SONET/SDH). The AD9557 generates an output clock synchronized to one or two external input references. The digital PLL allows for reducTIon of input time jitter or phase noise associated with the external references. The digitally controlled loop and holdover circuitry of the AD9557 continuously generates a low jitter output clock even when all reference inputs have failed.

The AD9557 operates over an industrial temperature range of −40°C to +85°C.

APPLICATIONS

Network synchronization including synchronous Ethernet and SDH to OTN mapping / demapping

Cleanup of reference clock jitter

SONET/SDH clocks up to OC-192, including FEC

Stratum 3 holdover, jitter cleanup, and phase transient control

Wireless base station controllers

Cable infrastructure

Data communications

用户评论
请输入评论内容
评分:
暂无评论