This book should be the first one you read to learn the SystemVerilog verification language constructs. It describes how the language works and includes many examples on how to build a basic coverage-driven, constrained-random, layered testbench using Object-Oriented Programming (OOP). The book has many guidelines on building testbenches, to help you understand how and why to use classes, randomization, and functional coverage. Once you have learned the language, pick up some of the methodology books listed in the References sec tion for more information on building a testbench. New! Expanded! Updated!, Based on the bestselling first edition this extensively revised second edition includes the relevant changes that apply to the 2008 version of the SystemVerilog Language Reference Manual (LRM). Significant changes include:, * The revision of nearly every explanation and code sample, * The inclusion of new chapters: 'A Complete SystemVerilog Testbench' with a complete constrained random testbench for an ATM switch and 'Interfacing with C' on the DPI (Directed Programming Interface), * The addition of 70 new examples including larger ones such as a directed testbench at the end of chapter four, * An expanded index with 50% more entries and cross references, 'As digital integrated circuits relentlessly march towards a billion transistors and beyond, Verilog testbenches are running out of steam. With logic verification taking more effort than design, moving to a higher level of abstraction is the only choice. SystemVerilog appears to be the winner in the high-level verification language market and 'SystemVerilog for Verification' is the book that will take working professionals and students alike from basic Verilog to the sophisticated structures needed to verify large and complex designs.', Ronald W. Mehler, Professor of Electrical and Computer Engineering, California State University Northridge, 'It can be difficult to improve upon a great book, but Chris has achieved that goal - the second edition of this book is even better than the first!, The explanations of abstract verification constructs are more detailed, and many more comprehensive examples make it easier to see how to apply SystemVerilog in object-oriented verification. The new chapter on the SystemVerilog Direct Programming Interface (DPI) is a very valuable addition. This second edition is a must-have book for every engineer involved in Verilog and SystemVerilog design and verification. The book serves well both as a general SystemVerilog reference and for learning object-oriented verification techniques. This book is such an invaluable reference, that my company includes a copy as part of the student training materials with every SystemVerilog verification course we teach!', Stuart Sutherland, SystemVerilog Training Consultant, Sutherland HDL, Inc., Chris Spear is a Verification Consultant for Synopsys, and has advised companies around the world on testbench methodology. He has trained hundreds of engineers on SystemVerilog’s verification constructs., Testbenches are growing more complex. You need this book to keep up., Includes nearly 500 code samples and 70 figures., Written for:, Hardware and software engineers in electronic design, Keywords:, * Spear, * SystemVerilog, * methodology concepts, * testbenches, * verification tion for more information on building a testbench. New! Expanded! Updated!, Based on the bestselling first edition this extensively revised second edition includes the relevant changes that apply to the 2008 version of the SystemVerilog Language Reference Manual (LRM). Significant changes include:, * The revision of nearly every explanation and code sample, * The inclusion of new chapters: 'A Complete SystemVerilog Testbench' with a complete constrained random testbench for an ATM switch and 'Interfacing with C' on the DPI (Directed Programming Interface), * The addition of 70 new examples including larger ones such as a directed testbench at the end of chapter four, * An expanded index with 50% more entries and cross references, 'As digital integrated circuits relentlessly march towards a billion transistors and beyond, Verilog testbenches are running out of steam. With logic verification taking more effort than design, moving to a higher level of abstraction is the only choice. SystemVerilog appears to be the winner in the high-level verification language market and 'SystemVerilog for Verification' is the book that will take working professionals and students alike from basic Verilog to the sophisticated structures needed to verify large and complex designs.', Ronald W. Mehler, Professor of Electrical and Computer Engineering, California State University Northridge, 'It can be difficult to improve upon a great book, but Chris has achieved that goal - the second edition of this book is even better than the first!, The explanations of abstract verification constructs are more detailed, and many more comprehensive examples make it easier to see how to apply SystemVerilog in object-oriented verification. The new chapter on the SystemVerilog Direct Programming Interface (DPI) is a very valuable addition. This second edition is a must-have book for every engineer involved in Verilog and SystemVerilog design and verification. The book serves well both as a general SystemVerilog reference and for learning object-oriented verification techniques. This book is such an invaluable reference, that my company includes a copy as part of the student training materials with every SystemVerilog verification course we teach!', Stuart Sutherland, SystemVerilog Training Consultant, Sutherland HDL, Inc., Chris Spear is a Verification Consultant for Synopsys, and has advised companies around the world on testbench methodology. He has trained hundreds of engineers on SystemVerilog’s verification constructs., Testbenches are growing more complex. You need this book to keep up., Includes nearly 500 code samples and 70 figures., Written for:, Hardware and software engineers in electronic design, Keywords:, * Spear, * SystemVerilog, * methodology concepts, * testbenches, * verification